# Radiation tolerance studies on the VA32 ASIC for DAMPE BGO calorimeter[∗](#page-0-0)

GAO Shan-Shan (高山山),<sup>1,2</sup> FENG Chang-Qing (封常青),<sup>1,2,[†](#page-0-1)</sup> JIANG Di (蒋荻),<sup>1,2</sup><br>Shu Bin (刘树彬) <sup>1,2</sup> ZHANG Zhan Gang (张战刚) <sup>3</sup> XLKai (习凯) <sup>3</sup> and AN Oi (完

LIU Shu-Bin (刘树彬),<sup>1,2</sup> ZHANG Zhan-Gang (张战刚),<sup>3</sup> XI Kai (习凯),<sup>3</sup> and AN Qi (安琪)<sup>3</sup>

<sup>1</sup> State Key Laboratory of Particle Detection and Electronics (IHEP-USTC), Hefei 230026, China

<sup>2</sup>*Department of Modern Physics, University of Science and Technology of China, Hefei 230026, China*

3 *Institute of Modern Physics, Chinese Academy of Sciences, Lanzhou 730000, China*

(Received October 11, 2013; accepted in revised form November 27, 2013; published online February 20, 2014)

The Dark Matter Particle Explorer (DAMPE) is being constructed as a scientific satellite to observe high energy cosmic rays in space. As a crucial detector of DAMPE, the BGO calorimeter consists of 1848 PMT dynode signals which bring difficulties in front-end electronics on the space-limited and power-limited satellite platform. To overcome the challenge, a low-noise, low-power and high-integration ASIC chip, named VA32HDR14.2, is taken into account. In order to evaluate the radiation tolerance of the chip in space radiation environment, both single event effect (SEE) and total ionizing dose (TID) tests were performed. The SEE test result shows that the effective linear energy transfer (LET) threshold of single event latch-up (SEL) of the chip is around 23.0 MeVcm<sup>2</sup>/mg, which is relatively sensitive, thus protection methods must be taken in the electronics design. The TID test result shows that the TID performance of the chip is higher than 25 Krad(Si), which satisfies the design specification.

Keywords: Radiation effects, SEE, TID, ASIC, VA32HDR14.2

DOI: [10.13538/j.1001-8042/nst.25.010402](http://dx.doi.org/10.13538/j.1001-8042/nst.25.010402)

### I. INTRODUCTION

The radiation effects of semiconductor devices, induced by particles and rays in harsh space radiation environment, could cause damage to the satellites [\[1\]](#page-4-0). Many types of radiation effects have been found and studied. Among those, SEE and TID, which are contributed by protons and electrons in the Van Allen belts, and protons and heavy ions from cosmic rays and solar flares, are typically the focus of attention [\[2,](#page-4-1) [3\]](#page-4-2).

DAMPE is a scientific satellite aimed for cosmic ray study, gamma ray astronomy, and searching for the clue of dark matter particles by investigating the composition and energy spectra of primary cosmic rays  $[4, 5]$  $[4, 5]$  $[4, 5]$ . It is designed to fly on a near-earth orbit with an altitude of 500 km and an inclination of 97 degrees for a mission period of at least 3 years. One crucial payload of the satellite is the BGO calorimeter, which is composed of 308 BGO crystals and 616 Photomultiplier Tubes (PMTs). There are 1848 PMT dynode signals need to be measured, which bring difficulties in the design of front-end electronics [\[6\]](#page-4-5). To overcome this challenge, a 32 channel charge measurement application specific integrated circuit (ASIC), named VA32HDR14.2 (VA32), is taken into account and used for DAMPE prototype [\[7,](#page-4-6) [8\]](#page-4-7). According to the design specification, the SEL threshold of the electronics for the calorimeter should be higher than 37.0 MeV-cm<sup>2</sup>/mg while the TID performance should be higher than 20 Krad(Si), otherwise protection methods should be applied. To evaluate the radiation tolerance of VA32, SEE and TID tests should be carried out.

#### II. DEVICE CHARACTERISTICS

The VA32HDR14.2 is designed by a company named IDEAS in Norway and manufactured with the 0.35 µm CMOS technology processed on epitaxial silicon wafer [\[9\]](#page-4-8). As shown in Fig. [1,](#page-1-0) each VA32 chip has 32 independent charge sensitive pre-amplifiers (CSA). Each pre-amplifier output is connected to a shaper with adjustable shaping time (about  $2 \mu s$ ). All shaper outputs are sampled simultaneously, and the pulse heights are multiplexed sequentially to the analogue output buffer under the control of a 32-bit shift register. The chip is able to measure positive charges in the range from 0 pC to 13.0 pC with less than 2% linearity error. Besides, by using an external calibration pulse, each channel can be tested. Another 32-bit shift register is used to set the analogue de-multiplexer which can choose the specified channel to connect to the calibration signal. The typical power dissipation of the chip is 105 mW.

#### III. TEST SETUP

A daughterboard-motherboard-host PC architecture is adopted to build the test setup. The daughterboard includes some passive components and an IC socket for VA32. As shown in Fig. [2,](#page-2-0) a motherboard controls the daughterboard and communicates with the host PC. To run VA32 functional testing, it has a calibration charge generator module (CAL), an analog readout module (ANA), an analog-to-digital conversion module (ADC), a level conversion module (LCM) and a control module (FPGA). The pedestal and RMS noise of VA32 are measured in normal mode while linearity and dynamic range are measured in calibration mode. The shift out b signal of the chip is monitored to find single event upset (SEU) in the 32-bit output shift register. It also provides four independent power supplies with current measurement (CM) for measuring

<span id="page-0-0"></span><sup>∗</sup> Supported by the Strategic Priority Research Program on Space Science, the Chinese Academy of Sciences (No.XDA04040202-4)

<span id="page-0-1"></span><sup>&</sup>lt;sup>†</sup> Corresponding author, [fengcq@ustc.edu.cn](mailto:fengcq@ustc.edu.cn)



<span id="page-1-0"></span>Fig. 1. VA32 block diagram architecture.

the power dissipation. A LabVIEW program on the host PC is designed to calculate pedestal and linearity, record SEU and real-timely monitor the chip current.

The flexible architecture makes it possible to use the setup in both SEE and TID tests. Except for the VA32 under test, the components on the daughterboard are insensitive to radiation effects. In order to keep the motherboard away from irradiation, a flat cable and four coaxial cables are used between daughterboard and motherboard. A test was made to prove that the setup could work well even with eight-meter-long cables. This feature makes it practical to put the daughterboard alone inside the vacuum chamber if needed in the SEE test, which reduces the difficulty of the thermal design of the motherboard. The setup also benefits from the long cables in the TID test because the motherboard can be adequately shielded and placed away from the radiation source, which makes it possible to choose commercial devices rather than expensive radiation-hard devices to build the motherboard.

### IV. SEE TEST AND RESULTS

As shown in Fig. [3,](#page-2-1) a SEE test was performed at the Heavy Ion Research Facility in Lanzhou (HIRFL) cyclotrons, using krypton ions with initial energy of 25 MeV/nucleon. Irradiations were performed in air, at ambient room temperature, with heavy ions passing through a vacuum/air transition foil. By means of changing the thickness of air, the LET values of the ions could be adjusted from  $22.7 \,\text{MeV-cm}^2/\text{mg}$  to  $38.5 \,\text{MeV}$ - $\text{cm}^2/\text{mg}$  with a range of at least 30  $\mu$ m in silicon. Six LET values in Table [1](#page-1-1) were chosen to characterize the VA32 susceptibility of heavy-ion SEL and SEU.

Five VA32 chips with removal of the package lids were prepared. Prior to radiation exposure, functional testing was

<span id="page-1-1"></span>TABLE 1. LET values used in testing

| n 1955 n 551 kawa asta in testing |                     |                      |           |
|-----------------------------------|---------------------|----------------------|-----------|
| Ion                               | Energy on the       | <b>Effective LET</b> | Range in  |
| species                           | surface of the chip | in silicon           | silicon   |
|                                   | (MeV)               | $(MeV-cm^2/mg)$      | $(\mu m)$ |
| $84\text{Kr}$                     | 434                 | 38.2                 | 53        |
| $^{84}\mathrm{Kr}$                | 821                 | 31.5                 | 100       |
| ${}^{84}\mathrm{Kr}$              | 876                 | 30.7                 | 108       |
| ${}^{84}\mathrm{Kr}$              | 1021                | 28.6                 | 129       |
| $^{84}\mathrm{Kr}$                | 1345                | 24.7                 | 182       |
| $^{84}\mathrm{Kr}$                | 1544                | 22.7                 | 218       |

conducted. The VA32 operating current was observed in the course of irradiation. A SEL event could be determined once the current suddenly increased to an abnormal value. When SEL occurred, it was necessary to turn off the ion beam and timely power off the daughterboard to prevent the chip from permanent failure. Then the chip was powered on again in a short time (about 1 minute) and the test was continued. With self-check before each radiation exposure, tests with different flux or different LET were performed [\[10,](#page-4-9) [11\]](#page-4-10).

No latch-up event was observed below the effective LET of  $22.7 \text{ MeV-cm}^2/\text{mg}$  with the total dose greater than  $1 \times 10^7$  ions/cm<sup>2</sup>. Three chips were used to confirm this phenomenon and come to a conclusion that the LET threshold was between 22.7 MeV-cm<sup>2</sup>/mg and 24.7 MeV-cm<sup>2</sup>/mg. A Weibull curve is fitted in Fig. [4](#page-2-2) to indicate that the saturated cross section is close to  $2.0 \times 10^{-4}$  cm<sup>2</sup>/device.

When latch-up occurred, the currents of DVDD, DVSS and AVSS suddenly increased and the currents of AVDD and GND were almost stable. Current increased in DVDD was equal to the sum of currents increased in DVSS and AVSS. In addition, without powering off the chip during irradiation exposure, a phenomenon that the SEL current increased step by step was



<span id="page-2-0"></span>Fig. 2. Block diagram of the VA32 test setup.



Fig. 3. (Color online) SEE test at HIRFL.

<span id="page-2-1"></span>found, which could be speculated that multiple local latch-up events were triggered.

SEU monitoring was always ongoing during power-up. During the entire irradiation experiment, no SEU event was observed before SEL occurred.

## V. TID TEST AND RESULTS

Two <sup>60</sup>Co gamma sources with an activity order of about  $10<sup>4</sup>$  Curie were used for the TID test. To minimize dose enhancement effects caused by low-energy, scattered radiation, the daughterboard was enclosed in a Pb/Al container of 2.0 mm Pb with an inner lining of 1.0 mm Al, and an in-situ radiation test was performed [\[12,](#page-4-11) [13\]](#page-4-12). To assure the insensitivity and stability of the test setup, the daughterboard was tested be-



<span id="page-2-2"></span>Fig. 4. (Color online) Cross section versus the effective LET for SEL.

fore and after each irradiation exposure through a golden chip which kept away from irradiation, and the motherboard was placed 4 meters away from radiation source and behind the concrete wall with a thickness of 1 meter. Three VA32 chips were irradiated up to 25 Krad(Si) with a dose rate of 5.6 rad/s. Annealling at  $100\degree$ C for 168 hours was done after irradiation exposure. The experiment result showed that no evident degradation was found. Since different dose rate may have different effects on the chip, the study of the relation between VA32 electrical characteristics and accumulated dose was conducted in further. Three more chips were irradiated up to 370 Krad(Si) with a dose rate of 12.9 rad/s. Room temperature annealing for 168 hours and annealing at 100 ◦C for 168 hours were done in

succession.

Figure [5](#page-3-0) shows the VA32 operating currents as a function of TID. When ionizing dose was greater than  $55$  Krad(Si),  $I_{\text{DVDD}}$ and I<sub>DVSS</sub> started to rise slowly. After 12 hours room temperature anneal, I<sub>DVDD</sub> and I<sub>DVSS</sub> returned to normal value. I<sub>AVDD</sub> and I<sub>AVSS</sub> changed little during the entire flow.



<span id="page-3-0"></span>Fig. 5. (Color online) Operating currents of VA32 in the irradiation flow.

The pedestals of 32 analog channels of VA32 were measured during the test. For the circuits of 32 analog channels on one single chip are exactly the same, they have the similar trend of radiation response. Fig. [6](#page-3-1) shows pedestal degradation of the  $4<sup>th</sup>$ ,  $12<sup>th</sup>$ ,  $20<sup>th</sup>$  and  $28<sup>th</sup>$  channel. The measured RMS noise of pedestal, which was the sum of VA32 and setup, was below 3 fC during the test, which meant that no evident degradation of noise level was observed.



<span id="page-3-1"></span>Fig. 6. (Color online) Pedestal degradation.

The gain of VA32 was measured by the calibration charge in the range of −2.0 pC to 16.0 pC. The gain was linearly fit in the range of 0 pC to  $12.0$  pC. As shown in Fig. [7,](#page-3-2) the gain decreased while dose was accumulating, which could be characterized by the slope, but the range of linear interval increased. Fig. [8](#page-3-3) shows the gain degradation of the chip. After room temperature anneal and accelerated ageing, the gain was slightly greater than pre-irradiation.



<span id="page-3-2"></span>Fig. 7. Linearity and range affected by TID.



<span id="page-3-3"></span>Fig. 8. Gain degradation with TID.

## VI. DISCUSSION

BGO calorimeter needs nearly a hundred VA32 chips, which requires a serious consideration of radiation tolerance.

The VA32 is relatively sensitive to SEL because the LET threshold is around  $23.0 \,\text{MeV-cm}^2/\text{mg}$  and lower than the design specification, a current measurement and power protection circuit with fast response is suggested. There are at most 6 chips mounted on a front-end electronics board of the calorimeter. As observed in heavy-ion SEE test, the current of VA32 was between about 80 mA to 170 mA when the first SEL occurred, which was about 3 to 6 times as much as the normal

operating current, that makes it feasible for up to 6 devices to share a current measurement and power protection circuit to simplify the design.

The values of 32-bit output shift register which were monitored to find SEU were shifted out in readout operation during the irradiation. No SEU event was observed. The main reason is that the reset signal of the chip was activated before each readout operation, which would reset 32 bit registers whether SEU event occurred or not. Besides, it took less than 50 µs for each readout operation which was executed once per second in the heavy-ion test, which made it become a rare event when the ion hit the sensitive area. It comes to a conclusion that the output shift register is insensitive to SEU.

As reset avoids the SEU events from accumulating, even if SEU would happen to occur during readout operation in the front-end electronics, only one data packet would be affected as each packet is independent. Therefore, there is no need to use additional mitigation methods. Since it is not practical to run the test at a dose rate as low as space environment (from a few mrad/s to hundreds of mrad/s), the testing strategy is to irradiate the chip at a high dose rate for convenience. The test result showed that the electrical characteristics of VA32 kept stable when the dose was above 25 Krad(Si), which was better than required. The chip functionality didn't fail even the dose was greater than 350 Krad(Si) and the electrical parameters almost recovered after room temperature annealing. The reason can probably be ascribed to the time dependent effect that degradation in electrical parameters caused by the growth of radiation trapped charge during irradiation for the high dose rate.

## VII. CONCLUSION

The VA32HDR14.2 ASIC was experimentally validated to comply with the levels of radiation tolerance required by the DAMPE project. Both SEE and TID irradiation tests were performed. The chip is regarded to be relatively sensitive to SEL and protection methods must be adopted. The TID radiation result shows satisfactory radiation tolerance of the chip.

## ACKNOWLEDGEMENTS

The SEE test in this paper was conducted at Heavy Ion Research Facility in Lanzhou (HIRFL) located at Institute of Modern Physics, Chinese Academy of Sciences (IMPCAS). The authors are grateful for the support of HIRFL team.The TID tests in this paper were conducted at University of Science and Technology of China (USTC) and National Institute of Metrology, China.

- <span id="page-4-0"></span>[1] Baker D N. Effects of hostile space weather on satellite operations, 2011 IEEE International Symposium on Electromagnetic Compatibility (EMC). Rome, Aug.14–19, 2011.
- <span id="page-4-1"></span>Vampola A L. IEEE Trans Plasma Sci, 2000, 28: 1831-1839.
- <span id="page-4-2"></span>[3] Barth J L, Dyer C S, Stassinopoulos E G. IEEE Trans Nucl Sci, 2003, 50: 466–382.
- <span id="page-4-3"></span>[4] Chang J. Journal of Engineering Studies, 2010, 2: 95–99 (in Chinese).
- <span id="page-4-4"></span>[5] Zhang Y L. PH.D. The Study of an EM Calorimeter for Searching Dark Matter in Space, University of Science and Technology of China, 2011.
- <span id="page-4-5"></span>[6] Zhang Y L, Li B, Feng C Q, *et al*. Chin Phys C, 2012, 36: 71–73.
- <span id="page-4-6"></span>[7] Feng C Q. PH.D. The Research on the Readout Electronics for the Calorimeter Detector of the Dark Matter Exploration Satellite, University of Science and Technology of China, 2011.
- <span id="page-4-7"></span>[8] Guo J H, CAI M S, HU Y M, *et al*. Acta Astronomica Sinica, 2012, 53: 72–29 (in Chinese).
- <span id="page-4-8"></span>[9] VA32HDR14.2 Datasheet, IDEAS Inc.
- <span id="page-4-9"></span>[10] EIA/JEDEC Standard. EIA/JESD57, Test Procedures for the Measurement of Single–Event Effects in Semiconductor Devices from Heavy Ion Irradiation, 1996.
- <span id="page-4-10"></span>[11] ESCC Basic Specification No.25100, Single Event Effects Test Method and Guidelines, 2002.
- <span id="page-4-11"></span>[12] ESCC Basic Specification No.22900, Total Dose Steady–state Irradiation Test Method, 2007.
- <span id="page-4-12"></span>[13] US MIL–STD–883G Method 1019.7, Ionizing radiation (total dose) test procedure, 2006.